

# **FEATURES**

- 3.3 W Into 4Ω from 5.5V power supply at THD+N = 10% (Typ.).
- 2.0 W Into 8Ω from 5.5V power supply at THD+N = 10% (Typ.).
- 2.5V~5.5V Power supply.
- Low shutdown current.
- Low quiescent current.
- Minimum external components.
- No output filter required for inductive loads.
- Output pin short-circuit protection and automatic recovery.
  (short to output pin, short to GND, short to VDD).
- Low noise during turn-on and turn-off transitions.
- Lead free and green package available. (RoHS Compliant)
- 8-pin DFN package.

# **GENERAL DESCRIPTION**

The LY8010 is a high efficiency, 3.3 W mono class D audio power amplifier. It is a low noise, filterless PWM architecture eliminates the output filter, reducing external component count, system cost, and simplify design.

The LY8010 is designed to meet of portable electronic devices. The LY8010 is a single 5.5V power supply, it is capable of driving  $4\Omega$  speaker load at a continuous average output of 3.3 W with 10% THD+N. Not external heat-sink is required. In cellular handsets, the earpiece, speaker phone, and melody ringer can each be driven by the LY8010. The gain of the LY8010 is externally configurable which allows independent gain control from multiple sources by summing the signals. Output short circuit and thermal overload protection prevent the device from damage during fault conditions.

#### **APPLICATION**

- Portable electronic devices
- Mobile Phones
- PDAs

# **PIN CONFIGURATION**



LY8010 DFN8 pin configuration



# **PIN DESCRIPTION**

| SVMBOL   | Pin No. | DESCRIPTION                                             |  |  |  |  |
|----------|---------|---------------------------------------------------------|--|--|--|--|
| STMDUL   | DFN     |                                                         |  |  |  |  |
| SHUTDOWN | 1       | Shutdown the device. (when LOW level is shutdown mode). |  |  |  |  |
| NC       | 2       | No internal connection                                  |  |  |  |  |
| AVdd     |         | Analog Power supply                                     |  |  |  |  |
| +IN      | 3       | Positive input                                          |  |  |  |  |
| -IN      | 4       | Negative input                                          |  |  |  |  |
| Vo+      | 5       | Positive BTL output                                     |  |  |  |  |
| Vdd      | 6       | Power supply                                            |  |  |  |  |
| GND      | 7       | Ground                                                  |  |  |  |  |
| Vo-      | 8       | Negative BTL output                                     |  |  |  |  |

# **ORDERING INFORMATION**

| Ordering Code | Packing   | Speaker  | Pin/    | Pin/ Output Power                                                                |           | Output |
|---------------|-----------|----------|---------|----------------------------------------------------------------------------------|-----------|--------|
|               | Type      | Channels | Package | ckage (THD+N=10%)                                                                |           | Type   |
| LY8010BLT     | Tape&Reel | Mono     | DFN8    | 3.3W/4Ω @5.5V_BTL<br>2.7W/4Ω @5.0V_BTL<br>2.0W/8Ω @5.5V_BTL<br>1.6W/8Ω @5.0V_BTL | SE/<br>DF | BTL    |



# **APPLICATION CIRCUIT**



Figure 1. Application Schematic With Differential Input Configuration





# ABSOLUTE MAXIMUM RATINGS\*

| PARAMETER                            | SYMBOL  | RATING              | UNIT |
|--------------------------------------|---------|---------------------|------|
| Supply Voltage                       | Vdd     | 6.0                 | V    |
| Operating Temperature                | Та      | -40 to 85 (I grade) | °C   |
| Input Voltage                        | Vi      | -0.3V to VDD +0.3V  | V    |
| Storage Temperature                  | Тѕтс    | -65 to 150          | °C   |
| Power Dissipation                    | PD      | Internally Limited  | W    |
| ESD Susceptibility                   | Vesd    | 2000                | V    |
| Junction Temperature                 | Тјмах   | 150                 | °C   |
| Soldering Temperature (under 10 sec) | TSOLDER | 260                 | °C   |

# **ELECTRICAL CHARACTERISTICS** (TA = 25°C, Unless otherwise noted)

| PARAMETER                                          | SYMBOL | TEST CONDITION                                                                                         | MIN.                  | <b>TYP.</b> <sup>*1</sup> | MAX.    | UNIT |  |
|----------------------------------------------------|--------|--------------------------------------------------------------------------------------------------------|-----------------------|---------------------------|---------|------|--|
| Supply voltage                                     | Vdd    |                                                                                                        | 2.5                   | -                         | 5.5     | V    |  |
| High-level input voltage                           | Vih    | Shutdown                                                                                               | 1.3                   | -                         | Vdd     | V    |  |
| Low-level input voltage                            | VIL    | Shutdown                                                                                               | 0                     | -                         | 0.35    | V    |  |
| Output offset voltage<br>(measured differentially) | Vos    | Vi = 0 V, Av = 2 V/V,<br>Vpd = 2.5 V to 5.5 V                                                          | -                     | -                         | 25      | mV   |  |
| Power supply rejection ratio                       | PSRR   | V <sub>DD</sub> = 5.0 V, R <sub>L</sub> =4Ω,<br>Inputs= GND, Av=2,<br>Vpp=200mV, Cs=Delete.<br>f=217Hz | -                     | -55                       | -       | dB   |  |
|                                                    |        | VDD = 5.5V, No Load                                                                                    | -                     | 3.5                       | -       |      |  |
| Quiescent Current                                  | lq     | V <sub>DD</sub> = 3.6V, No Load                                                                        | -                     | 3.0                       | -       | mA   |  |
|                                                    |        | VDD = 2.5V, No Load                                                                                    | -                     | 2.5                       | -       |      |  |
| Shutdown Current                                   | Isd    | VSHUTDOWN $\leq 0.5V$ ,<br>VDD = 2.5V to 5.5V                                                          | -                     | 0.1                       | 2.0     | μA   |  |
| Total Gain (*)                                     |        | V <sub>DD</sub> = 2.5V to 5.5V<br>R <sub>L</sub> = 8Ω                                                  | [150KΩ / (5KΩ+Ri)] x2 |                           | Ri)] x2 | V/V  |  |

(\*1)Typical values are included for reference only and are not guaranteed or tested.

Typical values are measured at VCC = VCC(TYP.) and  $T_A = 25^{\circ}C$ 



# LY8010 3.3 W Mono Filterless Class D Audio power Amplifier

# **OPERATING CHARACTERISTICS** (TA = 25°C, Gain = 2V/V)

| PARAMETER                   | SYMBOL | TEST CONDITION                               | N        | MIN. | <b>TYP.</b> <sup>*1</sup> | MAX. | UNIT         |
|-----------------------------|--------|----------------------------------------------|----------|------|---------------------------|------|--------------|
|                             |        |                                              | VDD=5.5V | -    | 3.3                       | -    |              |
|                             |        | THD+N= 10%, f = 1 kHz,                       | VDD=5.0V | -    | 2.75                      | -    |              |
|                             |        | RL= 4 <b>Ω</b>                               | VDD=3.6V | -    | 1.4                       | -    |              |
|                             |        |                                              | VDD=2.5V | -    | 0.6                       | -    |              |
|                             |        |                                              | VDD=5.5V | -    | 2.6                       | -    |              |
|                             |        | THD+N= 1%, f = 1 kHz,                        | VDD=5.0V | -    | 2.15                      | -    |              |
|                             |        | RL= 4 <b>Ω</b>                               | VDD=3.6V | -    | 1.1                       | -    |              |
| Out Power                   | Po     |                                              | VDD=2.5V | -    | 0.1                       | -    | \ <b>\</b> / |
|                             | ΓŪ     |                                              | VDD=5.5V | -    | 2.0                       | -    | vv           |
|                             |        | THD+N= 10%, f = 1 kHz,                       | VDD=5.0V | -    | 1.6                       | -    |              |
|                             |        | R∟= 8 <b>Ω</b>                               | VDD=3.6V | -    | 0.8                       | -    |              |
|                             |        |                                              | VDD=2.5V | -    | 0.4                       | -    |              |
|                             |        |                                              | VDD=5.5V | -    | 1.6                       | -    |              |
|                             |        | THD+N= 1%, f = 1 kHz,                        | VDD=5.0V | -    | 1.3                       | -    |              |
|                             |        | RL= 8 <b>Ω</b>                               | VDD=3.6V | -    | 0.7                       | -    |              |
|                             |        |                                              | VDD=2.5V | -    | 0.1                       | -    |              |
| Signal-to-noise ratio       | SNR    | R∟ = 4Ω, Input=GND,<br>1.0W=0dB              | VDD=5.0V | -    | 88                        | -    | dB           |
| Output voltage noise        | Vn     | Input=GND,R∟=4Ω,Av=2<br>f = 20 Hz to 20 kHz, | VDD=5.0V | -    | 79                        | -    | uVrms        |
| Frequency                   | Fc     | V <sub>DD</sub> = 2.5V~5.5V                  |          | -    | 250                       | -    | kHz          |
| Start-up time from shutdown | Zı     | V <sub>DD</sub> = 2.5V~5.5V                  |          | -    | 1                         | -    | ms           |

(\*1)Typical values are included for reference only and are not guaranteed or tested. Typical values are measured at VCC = VCC(TYP.) and  $T_A = 25^{\circ}_{\circ}$ 



# 3.3 W Mono Filterless Class D Audio power Amplifier

# **TYPICAL PERFORMANCE CHARACTERISTICS**



Figure 4 Total Harmonic Distortion + Noise vs Output Power (8Ω)



*Lyontek Inc.* reserves the rights to change the specifications and products without notice. 2F, No.17, Industry E . Rd. II, Science-Based Industrial Park, Hsinchu 300, Taiwan TEL: 886-3-6668838 FAX: 886-3-6668836



# LY8010 3.3 W Mono Filterless Class D Audio power Amplifier



![](_page_7_Picture_0.jpeg)

![](_page_7_Figure_3.jpeg)

![](_page_7_Figure_4.jpeg)

![](_page_7_Figure_5.jpeg)

![](_page_7_Figure_6.jpeg)

![](_page_7_Figure_7.jpeg)

Supply Current vs Output Power (RL=8Ω)

![](_page_7_Figure_9.jpeg)

Load Resistance vs Output Power (THD+N=1%)

![](_page_7_Figure_11.jpeg)

![](_page_8_Picture_0.jpeg)

70

60

50

40

30

20

10

0

0

0.1 0.2

Efficiency(%)

# LY8010 3.3 W Mono Filterless Class D Audio power Amplifier

THD+N=10%

![](_page_8_Figure_3.jpeg)

Output Power vs VDD (RL=80hm)

OUTPUT POWER vs. VDD

![](_page_8_Figure_5.jpeg)

![](_page_8_Figure_6.jpeg)

*Lyontek Inc.* reserves the rights to change the specifications and products without notice. 2F, No.17, Industry E . Rd. II, Science-Based Industrial Park, Hsinchu 300, Taiwan TEL: 886-3-6668838 FAX: 886-3-6668836

0.8 0.9

0.3 0.4 0.5 0.6 0.7

Po-Output Power(W)

![](_page_9_Picture_0.jpeg)

LY8010 3.3 W Mono Filterless Class D Audio power Amplifier

![](_page_9_Figure_3.jpeg)

Figure 7 THD+N & Output Power vs Temperature (VDD=3V, RL=8Ω)

![](_page_9_Figure_5.jpeg)

*Lyontek Inc.* reserves the rights to change the specifications and products without notice. 2F, No.17, Industry E . Rd. II, Science-Based Industrial Park, Hsinchu 300, Taiwan TEL: 886-3-6668838 FAX: 886-3-6668836

![](_page_10_Picture_0.jpeg)

LY8010 3.3 W Mono Filterless Class D Audio power Amplifier

![](_page_10_Figure_3.jpeg)

Figure 9 THD+N & Output Power vs Temperature (VDD=5.0V, RL=8Ω)

![](_page_10_Figure_5.jpeg)

![](_page_10_Figure_6.jpeg)

![](_page_11_Picture_0.jpeg)

LY8010 3.3 W Mono Filterless Class D Audio power Amplifier

![](_page_11_Figure_3.jpeg)

Figure 11 FCC Class-B (Horizontal)

![](_page_11_Figure_5.jpeg)

*Lyontek Inc.* reserves the rights to change the specifications and products without notice. 2F, No.17, Industry E . Rd. II, Science-Based Industrial Park, Hsinchu 300, Taiwan TEL: 886-3-6668838 FAX: 886-3-6668836

![](_page_12_Picture_0.jpeg)

LY8010 3.3 W Mono Filterless Class D Audio power Amplifier

![](_page_12_Figure_3.jpeg)

![](_page_12_Figure_4.jpeg)

![](_page_12_Figure_5.jpeg)

![](_page_12_Figure_6.jpeg)

*Lyontek Inc.* reserves the rights to change the specifications and products without notice. 2F, No.17, Industry E . Rd. II, Science-Based Industrial Park, Hsinchu 300, Taiwan TEL: 886-3-6668838 FAX: 886-3-6668836

![](_page_13_Picture_0.jpeg)

3.3 W Mono Filterless Class D Audio power Amplifier

LY8010

# **APPLICATION INFORMATION**

# Fully Differential Amplifier

The LY8010 is a fully differential amplifier with differential inputs and outputs. The fully differential amplifier consists of a differential amplifier and a common-mode amplifier. The differential amplifier ensures that the amplifier outputs a differential voltage on the output that is equal to the differential input times the gain. The common-mode feedback ensures that the common-mode voltage at the output is biased around VDD/2 regardless of the common-mode voltage at the input. The fully differential LY8010 can still be used with a single-ended input; however, the LY8010 should be used with differential inputs when in a noisy environment, like a wireless handset, to ensure maximum noise rejection.

#### Advantages of Fully Differential Amplifiers

#### Input-coupling capacitors not required:

The fully differential amplifier allows the inputs to be biased at voltage other than mid-supply. For example, if a codec has a midsupply lower than the midsupply of the LY8010, the common-mode feedback circuit will adjust, and the LY8010 outputs will still be biased at midsupply of the LY8010. The inputs of the LY8010 can be biased from 0.5 V to VDD - 0.8 V. If the inputs are biased outside of that range, input - coupling capacitors are required.

Midsupply bypass capacitor, C(BYPASS), not required:

The fully differential amplifier does not require a bypass capacitor. This is because any shift in the midsupply affects both positive and negative channels equally and cancels at the differential output.

#### Better RF-immunity:

GSM handsets save power by turning on and shutting off the RF transmitter at a rate of 217 Hz. The transmitted signal is picked-up on input and output traces. The fully differential amplifier cancels the signal much better than the typical audio amplifier.

# **Component Selection**

Figure 1 shows the LY8010 typical schematic with differential inputs and Figure 2 shows the LY8010 with single-ended inputs.

Differential inputs should be used whenever possible because the single-ended inputs are much more susceptible to noise.

| Reference | Description | Note                   |
|-----------|-------------|------------------------|
| Ri        | 150KΩ       | 1% tolerance resistors |
| Cs        | 1.0uF       | +22%,-80%              |
| Ci        | 3.3 nF      | (±10%)                 |

| Table 1. | Typical | Component | Values |
|----------|---------|-----------|--------|
|----------|---------|-----------|--------|

 Ci is only needed for single-ended input or if VICM is not between 0.5 V and VDD - 0.8 V. CI = 3.3 nF (with Ri = 150KΩ) gives a high-pass corner frequency of 321 Hz.

# For example

fc =  $1 / (2\pi RiCi)$ 

fc = 1 / ( $2\pi x 150K\Omega x 3.3nF$ ) = 321.524 Hz

# Input Resistors (Ri)

![](_page_14_Picture_0.jpeg)

The input resistors (R<sub>I</sub>) set the gain of the amplifier according to equation Equation 1.

Resistor matching is very important in fully differential amplifiers. The balance of the output on the reference voltage depends on matched ratios of the resistors. CMRR, PSRR, and cancellation of the second harmonic distortion diminish if resistor mismatch occurs. Therefore, it is recommended to use 1% tolerance resistors or better to keep the performance optimized. Matching is more important than overall tolerance.

Resistor arrays with 1% matching can be used with a tolerance greater than 1%.

Place the input resistors very close to the LY8010 to limit noise injection on the high-impedance nodes.

For optimal performance the gain should be set to 2 V/V or lower. Lower gain allows the LY8010 to operate at its best, and keeps a high voltage at the input making the inputs less susceptible to noise.

Table 2 Typical Total Caip and Ave Values

| Rf (KΩ)       | 150  | 150   | 150   | 150   | 150   | 150   |  |  |  |
|---------------|------|-------|-------|-------|-------|-------|--|--|--|
| Ri (KΩ)       | 150  | 75    | 50    | 37.5  | 25    | 18.75 |  |  |  |
| Pre AMP. Gain | 1    | 2     | 3     | 4     | 6     | 8     |  |  |  |
| Total Gain    | 2    | 4     | 6     | 8     | 12    | 16    |  |  |  |
| Avd (db)      | 6.02 | 12.04 | 15.56 | 18.06 | 21.58 | 24.08 |  |  |  |

For example

Rev. 2.1

# **Decoupling Capacitor (CS)**

The LY8010 is a high-performance class-D audio amplifier that requires adequate power supply decoupling to ensure the efficiency is high and total harmonic distortion (THD) is low. For higher frequency transients, spikes, or digital hash on the line, a good low equivalent-series-resistance (ESR) ceramic capacitor, typically 1  $\mu$ F, placed as close as possible to the device V<sub>DD</sub> lead works best. Placing this decoupling capacitor close to the LY8010 is very important for the efficiency of the class-D amplifier, because any resistance or inductance in the trace between the device and the capacitor can cause a loss in efficiency. For filtering lower-frequency noise signals, a 10  $\mu$ F or greater capacitor placed near the audio power amplifier would also help, but it is not required in most applications because of the high PSRR of this device.

# Input Capacitors (Ci)

The LY8010 does not require input coupling capacitors if the design uses a differential source that is biased from 0.5 V to V<sub>DD</sub> - 0.8 V (shown in Figure 1). If the input signal is not biased within the recommended common-mode input range, if needing to use the input as a high pass filter (shown in Figure 1), or if using a single-ended source (shown in Figure 2), input coupling capacitors are required. The input capacitors and input resistors form a high-pass filter with the corner frequency, f<sub>c</sub>, determined in equation Equation 2.

![](_page_15_Picture_0.jpeg)

LY8010 3.3 W Mono Filterless Class D Audio power Amplifier

1 -----(2) fc = -----2πRiCi

The value of the input capacitor is important to consider as it directly affects the bass (low frequency) performance of the circuit. Speakers in wireless phones cannot usually respond well to low frequencies, so the corner frequency can be set to block low frequencies in this application. Equation Equation 3 is reconfigured to solve for the input coupling capacitance.

1 -----.(3) Ci = ---2πRifc

# For example

Rev. 2.1

In the table 3 shows the external components. Rin in connect with Cin to create a high-pass filter.

**T I I A T I I A** 

| Table 3. Typical Component Values |        |                        |  |  |  |  |  |  |
|-----------------------------------|--------|------------------------|--|--|--|--|--|--|
| Reference                         | Note   |                        |  |  |  |  |  |  |
| Ri                                | 150KΩ  | 1% tolerance resistors |  |  |  |  |  |  |
| Ci                                | 0.22uF | 80%/–20%               |  |  |  |  |  |  |

. . . .

 $Ci = 1 / (2\pi Rifc)$ 

Ci = 1 / ( 2π x150KΩ x4.8Hz)=0.221uF , Use 0.22uF

# Summing Input Signals With The LY8010

Most wireless phones or PDAs need to sum signals at the audio power amplifier or just have two signal sources that need separate gain. The LY8010 makes it easy to sum signals or use separate signal sources with different gains. Many phones now use the same speaker for the earpiece and ringer, where the wireless phone would require a much lower gain for the phone earpiece than for the ringer. PDAs and phones that have stereo headphones require summing of the right and left channels to output the stereo signal to the mono speaker.

# Summing Two Single-Ended Input Signals

Four resistors and three capacitors are needed for summing single-ended input signals. The gain and corner frequencies (fc1 and fc2) for each input source can be set independently (see equations Equation 11 through Equation 14, and Figure 14). Resistor, RP, and capacitor, CP, are needed on the IN+ terminal to match the

impedance on the IN- terminal. The single-ended inputs must be driven by low impedance sources even if one of the inputs is not outputting an ac signal.

150 k**Ω** Vo Gain 1 = ----- = 2 X ------(11) Vı1 Ri1 Vo 150k**Ω** Gain 2 = ----- = 2 X -----(12) Vı2 Ri2

![](_page_16_Picture_0.jpeg)

![](_page_16_Figure_2.jpeg)

![](_page_16_Figure_3.jpeg)

Figure 14. Application Schematic With LY8010 Summing Two Single-ended Input

# PCB Layout

All the external components must place very close to the LY8010. The input resistors need to be very close to the LY8010 input pins so noise does not couple on the high impedance nodes between the input resistors and the input amplifier of the LY8010. Then place the decoupling capacitor Cs, close to the LY8010 is important for the efficiency of the class-D amplifier. Any resistance or inductance in the trace between the device and the capacitor can cause a loss in efficiency.

Making the high current traces going to VDD, GND, Vo+ and Vo- pins of the LY8010 should be as wide as possible to minimize trace resistance. If these traces are too thin, the LY8010's performance and output power will decrease. The input traces do not need to be wide, but do need to run side-by-side to enable common-mode noise cancellation.

![](_page_17_Picture_0.jpeg)

# LY8010 Demo Board Artwork

# **Demo Board Application Circuit**

![](_page_17_Figure_5.jpeg)

Figure 17. Demo Board Application Circuit

# Demo Board BOM List

#### LY8010 V2.1 BOM List

| No. | Description                  | Reference   | Note                                 |
|-----|------------------------------|-------------|--------------------------------------|
| 1   | Resistor, 30KΩ               | R1,R2       | 1/16W,1%                             |
| 2   | Resistor, 150KΩ              | R3          | 1/16W,1%                             |
| 3   | Capacitor, 330pF(Option)     | C7,C8       | 80%/-20%, nonpolarized               |
| 4   | Capacitor, 390pF(Option)     | C6          | 80%/-20%, nonpolarized               |
| 5   | Capacitor, 0.1uF             | C4          | 80%/-20%, nonpolarized               |
| 6   | Capacitor, 0.33uF            | C1,C2       | 80%/-20%, nonpolarized               |
| 7   | Capacitor, 10.0uF            | C5          | 80%/-20%, 6.3 V                      |
| 8   | Chip Bead 1KΩ/100MHz(Option) | L1,L2,L3,L4 | 1000Ω(1KΩ)±25%/100MHz                |
| 9   | IC                           | U1          | LY8010, DFN8                         |
| 10  | 1*2 Pin Header               | J1          | J1, Open $\rightarrow$ shutdown Mode |

![](_page_18_Picture_0.jpeg)

# Demo Board Artwork

![](_page_18_Figure_4.jpeg)

![](_page_19_Picture_0.jpeg)

Α1

A3

D

Ε

е

Κ

0.00

0.20

0.02

0.203 REF.

3.00 BSC

3.00 BSC 0.65 BSC

0.05

# PACKAGE OUTLINE DIMENSION

#### 8 Pin DFN Package Outline Dimension

![](_page_19_Figure_5.jpeg)

| 2. | DIMENSION & APPLIES TO METALLIZED TERMINAL  |
|----|---------------------------------------------|
|    | AND IS MEASURED BETWEEN 0.15mm AND 0.30mm   |
|    | FROM THE TERMINAL TIP. IF THE TERMINAL HAS  |
|    | THE OPTIONAL RADIUS ON THE OTHER END OF THE |
|    | TERMINAL, THE DIMENSION b SHOULD NOT BE     |
|    | MEASURED IN THAT RADIUS AREA.               |
| ~  | DULATERAL CORLANADITY ZONE ADDULED TO THE   |

3. BILATERAL COPLANARITY ZONE APPLIES TO THE EXPOSED HEAT SINK SLUG AS WELL AS THE TERMINALS.

|             |      | D2   |      |      | E2   |      |      | L     |       |      | b     |      |            |  |
|-------------|------|------|------|------|------|------|------|-------|-------|------|-------|------|------------|--|
| FAD SIZE    | MIN. | NOM. | MAX. | MIN. | NOM. | MAX. | MIN. | NOM.  | MAX.  | MIN. | NOM.  | MAX. | JEDEC CODE |  |
| 75*X87* MIL | 1.95 | 2.00 | 2.05 | 1.40 | 1.55 | 1.70 | 0.35 | 0.462 | 0.575 | 0.18 | .0.26 | 0.35 | W3030C-2   |  |